Aim: Study of Logic gates and their ICs and universal gates:

- 1. To verify the truth tables of OR, AND, NOR, NAND, X-OR, X-NOR gates
- b. To study IC 7400, 7402, 7404, 7408, 7432, 7486, 74266
- c. To implement and verify NAND and NOR as Universal gates

#### **AND GATE:**

#### **SYMBOL:**

#### **PIN DIAGRAM:**



TRUTH TABLE

| А | В | A.B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |



#### **OR GATE:**

#### SYMBOL:



#### TRUTH TABLE

| А | В | A+B |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 1   |

#### PIN DIAGRAM:



#### **NOT GATE:**

#### **SYMBOL:**



#### TRUTH TABLE:

| Α | Ā |
|---|---|
| 0 | 1 |
| 1 | 0 |

#### PIN DIAGRAM



#### **X-OR GATE:**

#### **SYMBOL:**



#### TRUTH TABLE:

| Α | В | ĀB + AB |  |  |
|---|---|---------|--|--|
| 0 | 0 | 0       |  |  |
| 0 | 1 | 1       |  |  |
| 1 | 0 | 1       |  |  |
| 1 | 1 | 0       |  |  |

#### **PIN DIAGRAM:**



### **NOR GATE:**

#### SYMBOL:



#### TRUTH TABLE

| А | В | A+B |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

#### PIN DIAGRAM:



#### IC 74266



2-input "Ex-OR" gate plus a "NOT" gate

| Symbol                       | 1                                   | ruth Tabl | e |
|------------------------------|-------------------------------------|-----------|---|
|                              | В                                   | A         | Q |
| A                            | 0                                   | 0         | 1 |
| B 0 =1 0 Q                   | 0                                   | 1         | 0 |
| 2-input Ex-NOR Gate          | 1                                   | o         | 0 |
|                              | 1                                   | 1         | 1 |
| Boolean Expression Q = A ⊕ B | Read if A AND B the SAMI<br>gives Q |           |   |



74266 Quad 2-input Ex-NOR Gate



XOR gate from NAND gates:



XOR gate from NOR gates:



**Aim: Study of Boolean expressions** 

- a. To verify De Morgan's laws
- b. Implement the given expression using a minimum number of gates.
- c. Implement the given expression using a minimum number of ICs

**Theory**: De Morgan has suggested two theorems which are extremely useful in Boolean Algebra. The two theorems are discussed below.

#### **Theorem 1:**

$$\overline{A.B} = \overline{A} + \overline{B}$$

NAND = Bubbled OR

- The left hand side *LHS* of this theorem represents a NAND gate with inputs A and B, whereas the right hand side *RHS* of the theorem represents an OR gate with inverted inputs.
- This OR gate is called as Bubbled OR.



| Α | В | AB | Ā | B | A+B |
|---|---|----|---|---|-----|
| 0 | 0 | 1  | 1 | 1 | 1   |
| 0 | 1 | 1  | 1 | 0 | 1   |
| 1 | 0 | 1  | 0 | 1 | 1   |
| 1 | 1 | 0  | 0 | 0 | 0   |

#### **Theorem 2:**

$$\overline{A + B} = \overline{A} . \overline{B}$$

#### NOR = Bubbled AND

The LHS of this theorem represents a NOR gate with inputs A and B, whereas the RHS represents an AND gate with inverted inputs.

This AND gate is called as **Bubbled AND.** 



 $NOR \equiv Bubbled AND$ 



**Bubbled AND** 

| Α | В | A+B | Ā | B | Ā.B |
|---|---|-----|---|---|-----|
| 0 | 0 | 1   | 1 | 1 | 1   |
| 0 | 1 | 0   | 1 | 0 | 0   |
| 1 | 0 | 0   | 0 | 1 | 0   |
| 1 | 1 | 0   | 0 | 0 | 0   |

Aim: Design of Combinational Circuits using K-maps.

# a. Design and implement combinational circuits for the given problem/problems using minimization techniques of K-maps.

**Theory:** Let us simplify the following Boolean function, fW,X,Y,ZW,X,Y,Z= WX'Y' + WY + W'YZ' using K-map.

The given Boolean function is in sum of products form. It is having 4 variables W, X, Y & Z. So, we require 4 variable K-map. The 4 variable K-map with ones corresponding to the given product terms is shown in the following figure.

| WX YZ | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    |    |    |    | 1  |
| 01    |    |    |    | 1  |
| 11    |    |    | 1  | 1  |
| 10    | 1  | 1  | 1  | 1  |

Here, 1s are placed in the following cells of K-map.

- The cells, which are common to the intersection of Row 4 and columns 1 & 2 are corresponding to the product term, WX'Y'.
- The cells, which are common to the intersection of Rows 3 & 4 and columns 3 & 4 are corresponding to the product term, WY.
- The cells, which are common to the intersection of Rows 1 & 2 and column 4 are corresponding to the product term, W'YZ'.

There are no possibilities of grouping either 16 adjacent ones or 8 adjacent ones. There are three possibilities of grouping 4 adjacent ones. After these three groupings, there is no single one left as ungrouped. So, we no need to check for grouping of 2 adjacent ones. The 4 variable K-map with these three groupings is shown in the following figure.

| WX YZ             | 00 | 01 | 11 | 10 | •   |
|-------------------|----|----|----|----|-----|
| 00                |    |    |    | 1  | YZ' |
| 01                |    |    |    | 1  |     |
| 11                |    |    | 1  | 1  | WY  |
| wx' · · · ¡ i · · | 1  | 1  | 1  | 1  |     |

Here, we got three prime implicants WX', WY & YZ'. All these prime implicants are essential because of following reasons.

- Two ones (m<sub>8</sub> & m<sub>9</sub>) of fourth row grouping are not covered by any other groupings. Only fourth row grouping covers those two ones.
- Single one  $(m_{15})$  of square shape grouping is not covered by any other groupings. Only the square shape grouping covers that one.
- Two ones (m<sub>2</sub> & m<sub>6</sub>) of fourth column grouping are not covered by any other groupings. Only fourth column grouping covers those two ones.

Therefore, the simplified Boolean function is

$$f = WX' + WY + YZ'$$

Follow these rules for simplifying K-maps in order to get standard product of sums form.

- Select the respective K-map based on the number of variables present in the Boolean function.
- If the Boolean function is given as product of Max terms form, then place the zeroes at respective Max term cells in the K-map. If the Boolean function is given as product of sums form, then place the zeroes in all possible cells of K-map for which the given sum terms are valid.
- Check for the possibilities of grouping maximum number of adjacent zeroes. It should be powers of two. Start from highest power of two and upto least power of two. Highest power is equal to the number of variables considered in K-map and least power is zero.
- Each grouping will give either a literal or one sum term. It is known as prime implicant. The prime implicant is said to be essential prime implicant, if atleast single '0' is not covered with any other groupings but only that grouping covers.
- Note down all the prime implicants and essential prime implicants. The simplified Boolean function contains all essential prime implicants and only the required prime implicants.

Note – If don't care terms also present, then place don't cares 'x' in the respective cells of K-map. Consider only the don't cares 'x' that are helpful for grouping maximum number of adjacent zeroes. In those cases, treat the don't care value as '0'.

#### Example

Let us simplify the following Boolean function,  $f(X,Y,Z)=\prod M(0,1,2,4)f(X,Y,Z)=\prod M(0,1,2,4)$  using K-map.

The given Boolean function is in product of Max terms form. It is having 3 variables X, Y & Z. So, we require 3 variable K-map. The given Max terms are  $M_0$ ,  $M_1$ ,  $M_2$  &  $M_4$ . The 3 variable K-map with zeroes corresponding to the given Max terms is shown in the following figure.

| x YZ | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| 0    | 0  | 0  |    | 0  |
| 1    | 0  |    |    |    |

There are no possibilities of grouping either 8 adjacent zeroes or 4 adjacent zeroes. There are three possibilities of grouping 2 adjacent zeroes. After these three groupings, there is no single zero left as ungrouped. The 3 variable K-map with these three groupings is shown in the following figure.



Here, we got three prime implicants X + Y, Y + Z & Z + X. All these prime implicants are essential because one zero in each grouping is not covered by any other groupings except with their individual groupings.

Therefore, the simplified Boolean function is

$$f = X+YX+Y.Y+ZY+Z.Z+XZ+X$$

In this way, we can easily simplify the Boolean functions up to 5 variables using K-map method. For more than 5 variables, it is difficult to simplify the functions using K-Maps. Because, the number of cells in K-map gets doubled by including a new variable.

#### Aim: Design and implement code converters

- a. Design the circuit and implement Binary to gray code converter
- b. Design the circuit and implement Gray to Binary code converter
- c. Design the circuit and implement Binary to BCD code converter
- d. Design the circuit and implement Binary to XS-3 code converter

#### **LOGIC DIAGRAM:**

#### **BINARY TO GRAY CODE CONVERTOR**



#### K-Map for G<sub>3</sub>:



 $G_3 = B_3$ 

#### K-Map for G<sub>1</sub>:

#### K-Map for G<sub>2</sub>:



K-Map for G<sub>0</sub>:





#### **TRUTH TABLE:**

| В3 | B2 | B1 | В0 | G3 | G2 | G1 | G0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| 0  | 0  | 1  | 0  | 0  | 0  | 1  | 1  |
| 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  |
| 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  |
| 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  |
| 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |
| 0  | 1  | 1  | 1  | 0  | 1  | 0  | 0  |
| 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  |
| 1  | 0  | 0  | 1  | 1  | 1  | 0  | 1  |
| 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  |
| 1  | 0  | 1  | 1  | 1  | 1  | 1  | 0  |
| 1  | 1  | 0  | 0  | 1  | 0  | 1  | 0  |
| 1  | 1  | 0  | 1  | 1  | 0  | 1  | 1  |
| 1  | 1  | 1  | 0  | 1  | 0  | 0  | 1  |
| 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |
|    |    |    |    |    |    |    |    |

#### **LOGIC DIAGRAM:**

### **GRAY CODE TO BINARY CONVERTOR**



#### **TRUTH TABLE:**

| G3 | G2 | G1 | G0 | В3 | B2 | B1 | В0 |
|----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    |    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  |
| 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  |
| 0  | 0  | 1  | 0  | 0  | 0  | 1  | 1  |
| 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  |
| 0  | 1  | 1  | 1  | 0  | 1  | 0  | 1  |
| 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0  |
| 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  |
| 1  | 1  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1  | 1  | 0  | 1  | 1  | 0  | 0  | 1  |
| 1  | 1  | 1  | 1  | 1  | 0  | 1  | 0  |
| 1  | 1  | 1  | 0  | 1  | 0  | 1  | 1  |
| 1  | 0  | 1  | 0  | 1  | 1  | 0  | 0  |
| 1  | 0  | 1  | 1  | 1  | 1  | 0  | 1  |
| 1  | 0  | 0  | 1  | 1  | 1  | 1  | 0  |
| 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1  |
|    |    |    |    |    |    |    |    |

### K-Map for B<sub>3</sub>:



G1G0 G3G2 

B3 = G3

B2 = G3⊕G2

#### K-Map for B<sub>1</sub>:





B0 = G3⊕G2⊕G1⊕G0

### **PIN DIAGRAM FOR IC 7483:**

|   |       |   |     | 7        |    |
|---|-------|---|-----|----------|----|
| 1 | _ A4  |   | B4  | -        | 16 |
| 2 | _ S3  | I | S4  | 4        | 15 |
| 3 | _ A3  | С | C4  | -        | 14 |
| 4 | _ вз  | 7 | C1  | 4        | 13 |
| 5 | _ vcc | 4 | GND | <u>.</u> | 12 |
| 6 | _ S2  | 8 | B1  | 4        | 11 |
| 7 | _ B2  | 3 | A1  | -        | 10 |
| 8 | - A2  |   | S1  | 4        | 9  |
|   |       |   |     |          |    |

**Aim: Implement Adder and Subtractor circuits** 

- a. Design the circuit and implement Half Adder and Full Adder
- b. Design the circuit and implement BCD Adder, XS-3 Adder, Binary Subtractor LOGIC DIAGRAM:

#### **HALF ADDER**



#### **TRUTH TABLE:**

| A | В | CARRY | SUM |
|---|---|-------|-----|
|   |   |       |     |
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | 1   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 0   |
|   |   |       |     |

K-Map for SUM:

**K-Map for CARRY:** 



SUM = A'B + AB'

**CARRY = AB LOGIC DIAGRAM:** 

#### FULL ADDER USING TWO HALF ADDER



#### **TRUTH TABLE:**

| A | В | C | CARRY | SUM |
|---|---|---|-------|-----|
|   |   |   |       |     |
| 0 | 0 | 0 | 0     | 0   |
| 0 | 0 | 1 | 0     | 1   |
| 0 | 1 | 0 | 0     | 1   |
| 0 | 1 | 1 | 1     | 0   |
| 1 | 0 | 0 | 0     | 1   |
| 1 | 0 | 1 | 1     | 0   |
| 1 | 1 | 0 | 1     | 0   |
| 1 | 1 | 1 | 1     | 1   |
|   |   |   |       |     |

K-Map for SUM:

K-Map for CARRY:



SUM = A'B'C + A'BC' + ABC' + ABC CARRY = AB + BC + AC LOGIC**DIAGRAM:** 

#### HALF SUBTRACTOR



| A | В | BORROW | DIFFERENCE |
|---|---|--------|------------|
| 0 | 0 | 0      | 0          |
| 0 | 1 | 1      | 1          |
| 1 | 0 | 0      | 1          |
| 1 | 1 | 0      | 0          |

#### **K-Map for DIFFERENCE:**

#### K-Map for BORROW:





DIFFERENCE = A'B + AB'

BORROW = A'B

#### **BCD ADDER**



### **TRUTH TABLE:**

|    | BCD       | SUM |    | CARRY |
|----|-----------|-----|----|-------|
| S4 | <b>S3</b> | S2  | S1 | С     |
| 0  | 0         | 0   | 0  | 0     |
| 0  | 0         | 0   | 1  | 0     |
| 0  | 0         | 1   | 0  | 0     |
| 0  | 0         | 1   | 1  | 0     |
| 0  | 1         | 0   | 0  | 0     |
| 0  | 1         | 0   | 1  | 0     |
| 0  | 1         | 1   | 0  | 0     |
| 0  | 1         | 1   | 1  | 0     |
| 1  | 0         | 0   | 0  | 0     |
| 1  | 0         | 0   | 1  | 0     |
| 1  | 0         | 1   | 0  | 1     |
| 1  | 0         | 1   | 1  | 1     |
| 1  | 1         | 0   | 0  | 1     |
| 1  | 1         | 0   | 1  | 1     |
| 1  | 1         | 1   | 0  | 1     |
| 1  | 1         | 1   | 1  | 1     |

### K MAP



### **LOGIC DIAGRAM:**

#### **BINARY SUBTRACTOR**



| In        | iput 1    | Data | A  | Ir | iput ] | Data | В  |   | A  | dditi     | on |    |   | Sul       | btrac | tion |    |
|-----------|-----------|------|----|----|--------|------|----|---|----|-----------|----|----|---|-----------|-------|------|----|
| <b>A4</b> | <b>A3</b> | A2   | A1 | B4 | В3     | B2   | B1 | С | S4 | <b>S3</b> | S2 | S1 | В | <b>D4</b> | D3    | D2   | D1 |
| 1         | 0         | 0    | 0  | 0  | 0      | 1    | 0  | 0 | 1  | 0         | 1  | 0  | 1 | 0         | 1     | 1    | 0  |
| 1         | 0         | 0    | 0  | 1  | 0      | 0    | 0  | 1 | 0  | 0         | 0  | 0  | 1 | 0         | 0     | 0    | 0  |
| 0         | 0         | 1    | 0  | 1  | 0      | 0    | 0  | 0 | 1  | 0         | 1  | 0  | 0 | 1         | 0     | 1    | 0  |
| 0         | 0         | 0    | 1  | 0  | 1      | 1    | 1  | 0 | 1  | 0         | 0  | 0  | 0 | 1         | 0     | 1    | 0  |
| 1         | 0         | 1    | 0  | 1  | 0      | 1    | 1  | 1 | 0  | 0         | 1  | 0  | 0 | 1         | 1     | 1    | 1  |
| 1         | 1         | 1    | 0  | 1  | 1      | 1    | 1  | 1 | 1  | 0         | 1  | 0  | 0 | 1         | 1     | 1    | 1  |
| 1         | 0         | 1    | 0  | 1  | 1      | 0    | 1  | 1 | 0  | 1         | 1  | 1  | 0 | 1         | 1     | 0    | 1  |

Aim: Design and implement Arithmetic circuits

a. Design and implement 2-by-2 bit multiplier.

#### Design and implement a 2-bit comparator



we get the partial products as:

P0 = A0\*B0

P1 = A0\*B1 xor A1 \* B0 ; carry generated here goes to next stage

 $P2 = A1^*B1 \text{ xor } (A0^*B1)^* (A1^*B0)$ 

P3 = A1\*B1 and (A0\*B1)\*(A1\*B0)







block diagram and truth table

| A2 | A1 | <b>B2</b> | B1 | P8 | P4 | P2 | P1 |
|----|----|-----------|----|----|----|----|----|
| 0  | 0  | 0         | 0  | 0  | 0  | 0  | 0  |
|    |    | 0         | 1  | 0  | 0  | 0  | 0  |
|    |    | 1         | 0  | 0  | 0  | 0  | 0  |
|    |    | 1         | 1  | 0  | 0  | 0  | 0  |
| 0  | 1  | 0         | 0  | 0  | 0  | 0  | 0  |
|    |    | 0         | 1  | 0  | 0  | 0  | 1  |
|    |    | 1         | 0  | 0  | 0  | 1  | 0  |
|    |    | 1         | 1  | 0  | 0  | 1  | 1  |
| 1  | 0  | 0         | 0  | 0  | 0  | 0  | 0  |
|    |    | 0         | 1  | 0  | 0  | 1  | 0  |
|    |    | 1         | 0  | 0  | 1  | 0  | 0  |
|    |    | 1         | 1  | 0  | 1  | 1  | 0  |
| 1  | 1  | 0         | 0  | 0  | 0  | 0  | 0  |
|    |    | 0         | 1  | 0  | 0  | 1  | 1  |
|    |    | 1         | 0  | 0  | 1  | 1  | 0  |
|    |    | 1         | 1  | 1  | 0  | 0  | 1  |

4-variable K-map for each of the 4 output functions

### **Aim: Implement Encoders and Decoders**

- a. Design and implement 8: 3 encoder
- b. Design and implement 3:8 decoder

#### Design and implement 8:3 encoder:

### 8-to-3 Bit Priority Encoder



|                |    |                | Inp   | uts   |       |                |                | 0              | utpu | ıts |
|----------------|----|----------------|-------|-------|-------|----------------|----------------|----------------|------|-----|
| D <sub>7</sub> | Dε | D <sub>5</sub> | $D_4$ | $D_3$ | $D_2$ | D <sub>1</sub> | D <sub>0</sub> | Q <sub>2</sub> | Q,   | Qo  |
| 0              | 0  | 0              | 0     | 0     | 0     | 0              | 1              | 0              | 0    | 0   |
| 0              | 0  | 0              | 0     | 0     | 0     | 1              | х              | 0              | 0    | 1   |
| 0              | 0  | 0              | 0     | 0     | 1     | x              | х              | 0              | 1    | 0   |
| 0              | 0  | 0              | 0     | 1     | x     | х              | х              | 0              | 1    | 1   |
| 0              | 0  | 0              | 1     | х     | x     | х              | х              | 1              | 0    | 0   |
| 0              | 0  | 1              | x     | х     | х     | х              | х              | 1              | 0    | 1   |
| 0              | 1  | x              | ×     | х     | х     | х              | х              | 1              | 1    | 0   |
| 1              | х  | х              | x     | х     | х     | х              | х              | 1              | 1    | 1   |

X • denticare

|                |                | Е              | igital         | Input          | s              |    |    | Bina           | iry Ou | tput |
|----------------|----------------|----------------|----------------|----------------|----------------|----|----|----------------|--------|------|
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | Dı | Do | Q <sub>2</sub> | Qı     | Qo   |
| 0              | 0              | 0              | 0              | 0              | 0              | 0  | 1  | 0              | 0      | 0    |
| 0              | 0              | 0              | 0              | 0              | 0              | 1  | Х  | 0              | 0      | 1    |
| 0              | 0              | 0              | 0              | 0              | 1              | X  | Х  | o              | 1      | 0    |
| 0              | 0              | 0              | 0              | 1              | Х              | Х  | Х  | o              | 1      | 1    |
| 0              | 0              | 0              | 1              | Х              | Х              | Х  | Х  | 1              | 0      | 0    |
| 0              | 0              | 1              | Х              | Х              | Х              | Х  | Х  | 1              | 0      | 1    |
| 0              | 1              | Х              | Х              | Х              | Х              | Х  | Х  | 1              | 1      | 0    |
| 1              | Х              | х              | х              | Х              | Х              | х  | Х  | 1              | 1      | 1    |



|                |                | ¢              | igital         |                | Binary Output |     |    |                |     |    |
|----------------|----------------|----------------|----------------|----------------|---------------|-----|----|----------------|-----|----|
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D2            | 01  | Do | Q <sub>2</sub> | Q   | Qo |
| 0              | 0              | 0              | 0              | 0              | 0             | 0   | 1  | 0.             | 0.  | 0  |
| 0              | 0:             | 00             | (0)            | 0              | (0)           | 1   | Ж  | :0:            | 03  | £) |
| 0              | 0              | 0              | 0              | 0              | 89            | Х   | Х  | 0.             | 15  | 0. |
| 0              | 0              | 0              | g              | 1              | X             | X   | X  | 0              | ň   | Ť  |
| 0              | ō              | 0              | 1              | X              | X             | ×   | X  | Ť              | ō.  | 0  |
| 0              | 0.             | 15             | X              | X              | -80           | X   | X  | Ţ              | 0   | Ţ  |
| 0              | 10             | XI:            | :X:            | X.             | X             | - X | Х  | 10             | 10  | 03 |
| 1              | X              | X              | ×.             | ×              | X             | :X  | X  | 15             | ¥2. | 1  |

### Design and implement 3:8 decoder:





|     |      | Inpu | ıts    |   |   |        |   |   | O |   | _ |   |    |
|-----|------|------|--------|---|---|--------|---|---|---|---|---|---|----|
| E   | nabl | le   | Select |   |   | Output |   |   |   |   |   |   |    |
| G2A | G2B  | Gl   | С      | В | Α | 0      | 1 | 2 | 3 | 4 | 5 | 6 | 7  |
|     | X    | X    | X      | X | X | 1      | 1 | 1 | 1 | 1 | 1 | 1 | 1  |
| X   |      | Χ    | X      | Х | X | 1      | 1 | 1 | 1 | 1 | 1 | 1 | 1  |
| X   | X    | 0    | Х      | Х | X | 1      | 1 | 1 | 1 | 1 | 1 | 1 | 1  |
| 0   | 0    | 1    | 0      | 0 | 0 | 0      | 1 | 1 | 1 | 1 | 1 | 1 | 1  |
| 0   | 0    | 1    | 0      | 0 | 1 | 1      | 0 | 1 | 1 | 1 | 1 | 1 | 1  |
| 0   | 0    | 1    | 0      |   | 0 | 1      | 1 | 0 | 1 | 1 | 1 | 1 | 1  |
| 0   | 0    | 1    | 0      | 1 | 1 | 1      | 1 | 1 | Ü | 1 | 1 | 1 | 1  |
| 0   | 0    | 1    | 1      | 0 | 0 | 1      | 1 | 1 | 1 | Ü | 1 | 1 | 1  |
| Ò   | 0    | 1    | 1      | 0 | 1 | 1      | 1 | 1 | 1 | 1 | Ō | 1 | 1  |
| Ò   | 0    | 1    | 1      | 1 | 0 | 1      | 1 | 1 | 1 | 1 | 1 | 0 | 1  |
| 0   | 0    |      | 1      | 1 | 1 | 1      | 1 | 1 | 1 | 1 | 1 | 1 | Ū. |

### 3 to 8 decoder using 2 to 4 decoders:



### 3 to 8 decoder using gates:



**Aim: Multiplexers and Demultiplexers** 

- a. Design and Implement 4:1 multiplexer
- b. Design and Implement 1:4 demultiplexer
- c. Study IC 74151 8: 1 multiplexer and implement the expression
- d. Study IC 74138 3: 8 decoder and implement the expression

**Design and implement 4:1 multiplexer**. Study of IC 74153



| D | C | В | A | Q | $\mathbf{D_i}$  |
|---|---|---|---|---|-----------------|
| 0 | 0 | 0 | 0 | 1 | $1D_0$          |
| 0 | 0 | 0 | 1 | 0 | $1D_1$          |
| 0 | 0 | 1 | 0 | 1 | $1D_2$          |
| 0 | 0 | 1 | 1 | 0 | $1D_3$          |
| 0 | 1 | 0 | 0 | 0 | $1D_0$          |
| 0 | 1 | 0 | 1 | 0 | 1D <sub>1</sub> |
| 0 | 1 | 1 | 0 | 1 | $1D_2$          |
| 0 | 1 | 1 | 1 | 1 | $1D_3$          |
| 1 | 0 | 0 | 0 | 0 | $2D_0$          |
| 1 | 0 | 0 | 1 | 0 | $2D_1$          |
| 1 | 0 | 1 | 0 | 0 | $2D_2$          |
| 1 | 0 | 1 | 1 | 1 | $2D_3$          |
| 1 | 1 | 0 | 0 | 0 | $2D_0$          |
| 1 | 1 | 0 | 1 | 1 | $2D_1$          |
| 1 | 1 | 1 | 0 | 1 | $2D_2$          |
| 1 | 1 | 1 | 1 | 0 | $2D_3$          |

### Design and implement 4:1 multiplexer.

### Study of IC 74157



| Select Da             | Output         |                |
|-----------------------|----------------|----------------|
| <b>S</b> <sub>1</sub> | S <sub>0</sub> | Y              |
| 0                     | 0              | D <sub>0</sub> |
| 0                     | 1              | $D_1$          |
| 1                     | 0              | D <sub>2</sub> |
| 1                     | 1              | $D_3$          |

#### **BLOCK DIAGRAM FOR 4:1 MULTIPLEXER:**



#### **FUNCTION TABLE:**

| S1 | S0 | INPUTS Y        |
|----|----|-----------------|
| 0  | 0  | D0 → D0 S1' S0' |
| 0  | 1  | D1 → D1 S1' S0  |
| 1  | 0  | D2 → D2 S1 S0'  |
| 1  | 1  | D3 → D3 S1 S0   |

Y = D0 S1' S0' + D1 S1' S0 + D2 S1 S0' + D3 S1 S0CIRCUIT DIAGRAM FOR MULTIPLEXER:



| <b>S1</b> | S0 | Y = OUTPUT |
|-----------|----|------------|
| 0         | 0  | D0         |
| 0         | 1  | D1         |
| 1         | 0  | D2         |
| 1         | 1  | D3         |

#### **BLOCK DIAGRAM FOR 1:4 DEMULTIPLEXER:**



#### **FUNCTION TABLE:**

| S1 | S0 | INPUT                          |
|----|----|--------------------------------|
| 0  | 0  | $X \rightarrow D0 = X S1' S0'$ |
| 0  | 1  | $X \rightarrow D1 = X S1' S0$  |
| 1  | 0  | $X \rightarrow D2 = X S1 S0'$  |
| 1  | 1  | $X \rightarrow D3 = X S1 S0$   |

|    | INPUT |     |    | OUI | PUT |    |
|----|-------|-----|----|-----|-----|----|
| S1 | S0    | I/P | D0 | D1  | D2  | D3 |
| 0  | 0     | 0   | 0  | 0   | 0   | 0  |
| 0  | 0     | 1   | 1  | 0   | 0   | 0  |
| 0  | 1     | 0   | 0  | 0   | 0   | 0  |
| 0  | 1     | 1   | 0  | 1   | 0   | 0  |
| 1  | 0     | 0   | 0  | 0   | 0   | 0  |
| 1  | 0     | 1   | 0  | 0   | 1   | 0  |
| 1  | 1     | 0   | 0  | 0   | 0   | 0  |
| 1  | 1     | 1   | 0  | 0   | 0   | 1  |

### LOGIC DIAGRAM FOR DEMULTIPLEXER:



|    | <b>INPUT</b> |     |    | OUT | PUT |    |
|----|--------------|-----|----|-----|-----|----|
| S1 | SO           | I/P | D0 | D1  | D2  | D3 |
| 0  | 0            | 0   | 0  | 0   | 0   | 0  |
| 0  | 0            | 1   | 1  | 0   | 0   | 0  |
| 0  | 1            | 0   | 0  | 0   | 0   | 0  |
| 0  | 1            | 1   | 0  | 1   | 0   | 0  |
| 1  | 0            | 0   | 0  | 0   | 0   | 0  |
| 1  | 0            | 1   | 0  | 0   | 1   | 0  |
| 1  | 1            | 0   | 0  | 0   | 0   | 0  |
| 1  | 1            | 1   | 0  | 0   | 0   | 1  |

#### Implement the given expression using IC 74151 8:1 multiplexer





| Enable | Sel | ect In | outs | Output |
|--------|-----|--------|------|--------|
| Ε      | S2  | S1     | S0   | Y      |
| 0      | X   | X      | Χ    | 0      |
| 1      | 0   | 0      | 0    | D0     |
| 1      | 0   | 0      | 1    | D1     |
| 1      | 0   | 1      | 0    | D2     |
| 1      | 0   | 1      | 1    | D3     |
| 1      | 0   | 0      | 0    | D4     |
| 1      | 0   | 0      | 1    | D5     |
| 1      | 0   | 1      | 0    | D6     |
| 1      | 0   | 1      | 1    | D7     |

Select Inputs

### Implement the given expression using

### IC 74138 3:8 decoder



|    | In   | puts |      |   |    |    |     | Outp | outs |    |    |    |
|----|------|------|------|---|----|----|-----|------|------|----|----|----|
| En | able | Se   | lect |   |    |    | . 4 |      |      |    |    |    |
| G1 | G2   | С    | В    | A | YO | Y1 | Y2  | Y3   | Y4   | Y5 | Y6 | Y7 |
| Х  | Н    | X    | X    | Х | Н  | Н  | Н   | Н    | Н    | Н  | Н  | Н  |
| L  | X    | X    | X    | X | Н  | H  | Н   | H    | H    | H  | H  | H  |
| H  | L    | L    | L    | L | L  | H  | H   | H    | H    | Н  | H  | H  |
| H  | L    | L    | L    | H | Н  | L  | H   | H    | H    | Н  | H  | H  |
| H  | L.   | L    | H    | L | Н  | H  | L   | H    | Н    | Н  | H  | H  |
| H  | L    | L    | Н    | H | H  | H  | H.  | L    | H    | H  | H  | H  |
| H  | L    | H    | L    | L | H  | H  | H   | H    | L    | H  | H  | H  |
| H  | L    | H    | L    | H | Н  | H  | H   | H    | H    | L  | H  | H  |
| H  | L    | H    | Н    | L | H  | H  | Н   | H    | H    | Н  | L  | H  |
| H  | L    | H    | H    | H | Н  | Н  | H   | H    | Н    | Н  | H  | L  |

Aim: Study of Flipflops and Counters

- a. Study of IC's 7473, 7474, and 7476
- b. Design a 3-bit ripple/ synchronous counter using IC 7473 and required gates Study of IC 7473 :

Each 7473 has two master-slave J K flip-flips. Half portion of IC, above VCC and ground constitutes the first flip-flop and the half portion below VCC and Ground constitutes the second master-slave flip-flop.



| CLR | CLK | J | K | Q           | Q           |
|-----|-----|---|---|-------------|-------------|
| L   | X   | X | X | L           | Н           |
| Н   | Ł   | L | Н | L           | 11          |
| Н   | Ł   | Н | L | Н           | L           |
| H   | Ł   | L | L | Retains pre | vious state |
| H   | Ł   | Н | Н | То          | ggle        |



7473 Dual J—K M/S Flip—Flop with Clear

| Pin Number | Description           |  |
|------------|-----------------------|--|
| 1          | Clock 1               |  |
| 2          | Clear 1               |  |
| 3          | K1 Input              |  |
| 4          | Vcc - Positive Supply |  |
| 5          | Clock 2               |  |
| 6          | Clear 2               |  |
| 7          | J2 Input              |  |
| 8          | Complement Q2 Output  |  |
| 9          | Q2 Output             |  |
| 10         | K2 Input              |  |
| 11         | Ground                |  |
| 12         | Q1 Output             |  |
| 13         | Complement Q1 Output  |  |
| 14         | J1 Input              |  |

#### Study of IC 7474.

IC DM74S74N is the Dual D-type Flip-flop IC, in which there are two D-type Flip-flops, which can be either used individually or as a master-slave toggle combination Pins for first D flip-flop are the left side and for second flip flop are at right side. Also there are PRE and CLR pins for both the D-type Flip-flops which are active-low pins. These pin used to SET or RESET the D-type Flip-flop respectively, regardless of INPUT D and Clock. We have connected both to Vcc to make them inactive.









7474 Dual D Flip—Flop with Preset and Clear

| Pin Number | Description          |  |  |
|------------|----------------------|--|--|
| 1          | Clear 1 Input        |  |  |
| 2          | D1 Input             |  |  |
| 3          | Clock 1 Input        |  |  |
| 4          | Preset 1 Input       |  |  |
| 5          | Q1 Output            |  |  |
| 6          | Complement Q1 Outpu  |  |  |
| 7          | Ground               |  |  |
| 8          | Complement Q2 Output |  |  |
| 9          | Q2 Output            |  |  |
| 10         | Preset 2 Input       |  |  |
| 11         | Clock 2 Input        |  |  |
| 12         | D2 Input             |  |  |
| 13         | Clear 2 Input        |  |  |
| 14         | Positive Supply      |  |  |

### Study of IC 7476

#### 7476 Dual JK Flip-Flop with Preset and Clear

#### Two JK Type Master/Slave Flip-Flops with Preset and Clear



| Pin Number | Description           |  |  |  |
|------------|-----------------------|--|--|--|
| 1          | Clock 1 Input         |  |  |  |
| 2          | Preset 1 Input        |  |  |  |
| 3          | Clear 1 Input         |  |  |  |
| 4          | J1 Input              |  |  |  |
| 5          | Vcc - Positive Supply |  |  |  |
| 6          | Clock 2 Input         |  |  |  |
| 7          | Preset 2 Input        |  |  |  |
| 8          | Clear 2 Input         |  |  |  |
| 9          | J2 Input              |  |  |  |
| 10         | Complement Q2 Output  |  |  |  |
| 11         | Q2 Output             |  |  |  |
| 12         | K2 Input              |  |  |  |
| 13         | Ground                |  |  |  |
| 14         | Complement Q1 Output  |  |  |  |
| 15         | Q1 Output             |  |  |  |
| 16         | K1 Input              |  |  |  |

#### Aim

To design and verify the truth table for 3-bit synchronous up/down counter.

#### **Hardware Requirement**

Equipment: Equipment : Bread Board, Power Supply, Resistors, LEDs or Digital IC

Trainer Kit

Discrete Components:

IC 7473 Dual JK Flip Flop 74LS08 Quad 2 input AND gate 74LS32Quad 2 input OR gate 74LS04 Hex 1 input NOT gate

#### **Theory**

Circuits for counting events are frequently used in computers and other digital systems. Since a counter circuit must remember its past states, it has to possess memory. The number of flip flops used and how they are connected determine the number of states and the sequence of the states that the counter goes through in each complete cycle.

Counters can be classified into two broad categories according to the way they are clocked:

- a. Asynchronous (Ripple) Counters the first flip-flop is clocked by the external clock pulse, and then each successive flip -flop is clocked by the Q or Q' output of the previous flip -flop.
- b. Synchronous Counters all memory elements are simultaneously triggered by the same clock.

#### **Synchronous Counters**

In *synchronous counters*, the clock inputs of all the flip-flops are connected together and are triggered by the input pulses. Thus, all the flip-flops change state simultaneously (in parallel). The circuit below is a 3-bit synchronous counter. The J and K inputs of FF0 are connected to HIGH. FF1 has its J and K inputs connected to the output of FF0, and the J and K inputs of FF2 are connected to the output of an AND gate that is fed by the outputs of FF0 and FF1. After the 3rd clock pulse both outputs of FF0 and FF1 are HIGH. The positive edge of the 4th clock pulse will cause FF2 to change its state due to the AND gate.

To design and verify the timing diagram of 3 bit Ripple Counter:

#### **Apparatus Required**

- a. Equipment : Bread Board, Power Supply, Resistors, LEDs or Digital IC Trainer Kit
- b. Discrete Components IC7473 Dual JK Flip-flop

#### **Theory**

Asynchronous Counter is sequential circuit that is used to count the number of clock input signal. The output of one flip flop is given as a clock input to another flip-flop, so it is called as

Serial Counter.

A ripple counter is an asynchronous counter where only the first flip-flop is clocked by an external clock. All subsequent flip-flops are clocked by the output of the preceding flip-flop. Asynchronous counters are also called ripple-counters because of the way the clock pulse ripples it way through the flip-flops.

The MOD of the ripple counter or asynchronous counter is 2<sup>n</sup> if n flip-flops are used. A three-bit asynchronous counter is shown on the below figure. The external clock is connected to the clock input of the first flip-flop (FF0) only. So, FF0 changes state at the falling edge of each clock pulse, but FF1 changes only when triggered by the falling edge of the Q output of FF0 similarly FF2 changes only when triggered by the falling edge of the Q output of FF1. Because of the inherent propagation delay through a flip-flop, the transition of the input clock pulse and a transition of the Q output of FF0 can never occur at exactly the same time. Therefore, the flip-flops cannot be triggered simultaneously, producing an asynchronous operation.

Usually, all the CLEAR inputs are connected together, so that a single pulse can clear all the flip-flops before counting starts. The clock pulse fed into FF0 is rippled through the other counters after propagation delays, like a ripple on water, hence the name Ripple Counter.

#### **Logic Diagram with Timing Diagram:**



| FF2        | EF4 | FF0       |       |
|------------|-----|-----------|-------|
| 0          | 0   | 0.1       | (2)   |
| - 0        | :0: | 4 - 5 A B | 300.0 |
| 0          |     | 0         |       |
| 0          | _11 |           |       |
| - 4-       | 0   | ∞0 ∤      |       |
| 1/2        | -8  | , A F     |       |
| 1          |     | 0 -       |       |
| <b>-</b> 7 |     |           | -     |

#### Result:

Thus the timing diagram and state diagram of 3 bit asynchronous Ripple counter was verified.

**Aim: Design of Shift Registers** 

- a. Design of Shift registers using IC 7474
- b. Implementation of digits using seven segment displays

Theory:

The Shift Register

The Shift Register is another type of sequential logic circuit that can be used for the storage or the transfer of data in the form of binary numbers.

This sequential device loads the data present on its inputs and then moves or "shifts" it to its output once every clock cycle, hence the name "shift register".

#### 4-bit Serial-in to Serial-out Shift Register



| CLK | Serial in | Serial out |
|-----|-----------|------------|
|     |           |            |
| 1   | 1         | 0          |
| 2   | 0         | 0          |
| 3   | 0         | 0          |
| 4   | 1         | 1          |
| 5   | X         | 0          |
| 6   | X         | 0          |
| 7   | X         | 1          |

## 4-bit Parallel-in to Serial-out Shift Register



4-bit Parallel Data Input

| DATA INPUT |                           |                           | OUTPUT                    |                           |    |    |    |    |
|------------|---------------------------|---------------------------|---------------------------|---------------------------|----|----|----|----|
| CLK        | $\mathbf{D}_{\mathbf{A}}$ | $\mathbf{D}_{\mathbf{B}}$ | $\mathbf{D}_{\mathrm{C}}$ | $\mathbf{D}_{\mathbf{D}}$ | QA | QB | Qc | QD |
| 1          | 1                         | 0                         | 0                         | 1                         | 1  | 0  | 0  | 1  |
| 2          | 1                         | 0                         | 1                         | 0                         | 1  | 0  | 1  | 0  |

### 4-bit Parallel-in to Parallel-out Shift Register



4-bit Parallel Data Input

| DATA INPUT |                           |                           |                | OUTPUT                    |    |    |    |    |
|------------|---------------------------|---------------------------|----------------|---------------------------|----|----|----|----|
| CLK        | $\mathbf{D}_{\mathbf{A}}$ | $\mathbf{D}_{\mathbf{B}}$ | D <sub>C</sub> | $\mathbf{D}_{\mathbf{D}}$ | QA | QB | Qc | QD |
| 1          | 1                         | 0                         | 0              | 1                         | 1  | 0  | 0  | 1  |
| 2          | 1                         | 0                         | 1              | 0                         | 1  | 0  | 1  | 0  |

### Implementation of digits using seven segment displays

### **Common Cathode 7-segment Display**



#### **Common Anode 7-segment Display**





7-Segment Display Segments for all Numbers.





|   |   | Segn | 7 Segment Display Output |    |   |   |   |
|---|---|------|--------------------------|----|---|---|---|
| a | b | С    | d                        | e  | t | g |   |
| 0 | 0 | 0    | 0                        | .0 | 0 | 1 | 0 |
| 1 | 0 | 0    | 1                        | 1  | 1 | 1 | 1 |
| 0 | 0 | 1    | 0                        | 0  | 1 | 0 | 2 |
| 0 | 0 | 0.   | 0                        | 1  | 1 | 0 | 3 |
| 1 | 0 | 0    | 1                        | 1  | 0 | 0 | 4 |
| 0 | 1 | 0    | 0                        | 1  | 0 | 0 | 5 |
| 0 | 1 | 0    | 0                        | 0  | 0 | 0 | 6 |
| 0 | 0 | 0    | 1                        | 1  | 1 | 1 | 7 |
| 0 | 0 | 0    | 0                        | 0  | 0 | 0 | 8 |
| 0 | 0 | 0    | 0                        | 1  | 1 | 0 | 9 |



(a) 7446 decoder-driver. (b) 7448 decoder-driver.